Title Vaizdų filtravimas lauku programuojama logine matrica /
Translation of Title Image filtering with field programmable gate array.
Authors Šlenderis, Arūnas ; Daunys, Gintautas
DOI 10.3846/mla.2013.11
Full Text Download
Is Part of Mokslas – Lietuvos ateitis = Science – Future of Lithuania.. Vilnius : Technika. 2013, vol. 5, no. 2, p. 70-73.. ISSN 2029-2341
Keywords [eng] field programmable gate array ; image filtering ; soft processor ; finite impulse response filter ; logical element
Abstract [eng] The research examined the use of field programmable gate arrays (FPGA) in image filtering. Experimental and theoretical researches were reviewed. Experiments with Cyclone III family FPGA chip with implemented NIOS II soft processor were considered. Image filtering was achieved with symmetrical and asymmetrical finite impulse response filters with convolution kernel. The system, which was implemented with 3×3 symmetrical filter, which was implemented using the hardware description language, uses 59% of logic elements of the chip and 10 multiplication elements. The system with asymmetrical filter uses the same amount of logic elements and 13 multiplication elements. Both filter systems consume approx. 545 mW of power. The system, which is designed for filter implementation in C language, uses 65% of all logical elements and consumes 729 mW of power.
Published Vilnius : Technika
Type Journal article
Language Lithuanian
Publication date 2013
CC license CC license description